|
@@ -84,6 +84,19 @@ static int fsl_xhci_core_init(struct fsl_xhci *fsl_xhci)
|
|
/* Change beat burst and outstanding pipelined transfers requests */
|
|
/* Change beat burst and outstanding pipelined transfers requests */
|
|
fsl_xhci_set_beat_burst_length(fsl_xhci->dwc3_reg);
|
|
fsl_xhci_set_beat_burst_length(fsl_xhci->dwc3_reg);
|
|
|
|
|
|
|
|
+ /*
|
|
|
|
+ * A-010151: The dwc3 phy TSMC 28-nm HPM 0.9/1.8 V does not
|
|
|
|
+ * reliably support Rx Detect in P3 mode(P3 is the default
|
|
|
|
+ * setting). Therefore, some USB3.0 devices may not be detected
|
|
|
|
+ * reliably in Super Speed mode. So, USB controller to configure
|
|
|
|
+ * USB in P2 mode whenever the Receive Detect feature is required.
|
|
|
|
+ * whenever the Receive Detect feature is required.
|
|
|
|
+ */
|
|
|
|
+ if (has_erratum_a010151())
|
|
|
|
+ clrsetbits_le32(&fsl_xhci->dwc3_reg->g_usb3pipectl[0],
|
|
|
|
+ DWC3_GUSB3PIPECTL_DISRXDETP3,
|
|
|
|
+ DWC3_GUSB3PIPECTL_DISRXDETP3);
|
|
|
|
+
|
|
return ret;
|
|
return ret;
|
|
}
|
|
}
|
|
|
|
|