|
@@ -50,7 +50,7 @@
|
|
#define MC_ASR_VAL 0x00000000
|
|
#define MC_ASR_VAL 0x00000000
|
|
#define MC_AASR_VAL 0x00000000
|
|
#define MC_AASR_VAL 0x00000000
|
|
#define EBI_CFGR_VAL 0x00000000
|
|
#define EBI_CFGR_VAL 0x00000000
|
|
-#define SMC2_CSR_VAL 0x100032ad /* 16bit, 2 TDF, 4 WS */
|
|
|
|
|
|
+#define SMC_CSR0_VAL 0x100032ad /* 16bit, 2 TDF, 4 WS */
|
|
|
|
|
|
/* clocks */
|
|
/* clocks */
|
|
#define PLLAR_VAL 0x2026BE04 /* 179,712 MHz for PCK */
|
|
#define PLLAR_VAL 0x2026BE04 /* 179,712 MHz for PCK */
|