|
@@ -30,7 +30,6 @@
|
|
#include <asm/arch/memory-map.h>
|
|
#include <asm/arch/memory-map.h>
|
|
|
|
|
|
#include "hsmc3.h"
|
|
#include "hsmc3.h"
|
|
-#include "sm.h"
|
|
|
|
|
|
|
|
/* Sanity checks */
|
|
/* Sanity checks */
|
|
#if (CFG_CLKDIV_CPU > CFG_CLKDIV_HSB) \
|
|
#if (CFG_CLKDIV_CPU > CFG_CLKDIV_HSB) \
|
|
@@ -44,51 +43,10 @@
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
-static void pm_init(void)
|
|
|
|
-{
|
|
|
|
- uint32_t cksel;
|
|
|
|
-
|
|
|
|
-#ifdef CONFIG_PLL
|
|
|
|
- /* Initialize the PLL */
|
|
|
|
- sm_writel(PM_PLL0, (SM_BF(PLLCOUNT, CFG_PLL0_SUPPRESS_CYCLES)
|
|
|
|
- | SM_BF(PLLMUL, CFG_PLL0_MUL - 1)
|
|
|
|
- | SM_BF(PLLDIV, CFG_PLL0_DIV - 1)
|
|
|
|
- | SM_BF(PLLOPT, CFG_PLL0_OPT)
|
|
|
|
- | SM_BF(PLLOSC, 0)
|
|
|
|
- | SM_BIT(PLLEN)));
|
|
|
|
-
|
|
|
|
- /* Wait for lock */
|
|
|
|
- while (!(sm_readl(PM_ISR) & SM_BIT(LOCK0))) ;
|
|
|
|
-#endif
|
|
|
|
-
|
|
|
|
- /* Set up clocks for the CPU and all peripheral buses */
|
|
|
|
- cksel = 0;
|
|
|
|
- if (CFG_CLKDIV_CPU)
|
|
|
|
- cksel |= SM_BIT(CPUDIV) | SM_BF(CPUSEL, CFG_CLKDIV_CPU - 1);
|
|
|
|
- if (CFG_CLKDIV_HSB)
|
|
|
|
- cksel |= SM_BIT(HSBDIV) | SM_BF(HSBSEL, CFG_CLKDIV_HSB - 1);
|
|
|
|
- if (CFG_CLKDIV_PBA)
|
|
|
|
- cksel |= SM_BIT(PBADIV) | SM_BF(PBASEL, CFG_CLKDIV_PBA - 1);
|
|
|
|
- if (CFG_CLKDIV_PBB)
|
|
|
|
- cksel |= SM_BIT(PBBDIV) | SM_BF(PBBSEL, CFG_CLKDIV_PBB - 1);
|
|
|
|
- sm_writel(PM_CKSEL, cksel);
|
|
|
|
-
|
|
|
|
- gd->cpu_hz = get_cpu_clk_rate();
|
|
|
|
-
|
|
|
|
-#ifdef CONFIG_PLL
|
|
|
|
- /* Use PLL0 as main clock */
|
|
|
|
- sm_writel(PM_MCCTRL, SM_BIT(PLLSEL));
|
|
|
|
-#endif
|
|
|
|
-}
|
|
|
|
-
|
|
|
|
int cpu_init(void)
|
|
int cpu_init(void)
|
|
{
|
|
{
|
|
extern void _evba(void);
|
|
extern void _evba(void);
|
|
|
|
|
|
- /* in case of soft resets, disable watchdog */
|
|
|
|
- sm_writel(WDT_CTRL, SM_BF(KEY, 0x55));
|
|
|
|
- sm_writel(WDT_CTRL, SM_BF(KEY, 0xaa));
|
|
|
|
-
|
|
|
|
gd->cpu_hz = CFG_OSC0_HZ;
|
|
gd->cpu_hz = CFG_OSC0_HZ;
|
|
|
|
|
|
/* TODO: Move somewhere else, but needs to be run before we
|
|
/* TODO: Move somewhere else, but needs to be run before we
|
|
@@ -98,8 +56,12 @@ int cpu_init(void)
|
|
hsmc3_writel(PULSE0, 0x0b0a0906);
|
|
hsmc3_writel(PULSE0, 0x0b0a0906);
|
|
hsmc3_writel(SETUP0, 0x00010002);
|
|
hsmc3_writel(SETUP0, 0x00010002);
|
|
|
|
|
|
- pm_init();
|
|
|
|
|
|
+ clk_init();
|
|
|
|
+
|
|
|
|
+ /* Update the CPU speed according to the PLL configuration */
|
|
|
|
+ gd->cpu_hz = get_cpu_clk_rate();
|
|
|
|
|
|
|
|
+ /* Set up the exception handler table and enable exceptions */
|
|
sysreg_write(EVBA, (unsigned long)&_evba);
|
|
sysreg_write(EVBA, (unsigned long)&_evba);
|
|
asm volatile("csrf %0" : : "i"(SYSREG_EM_OFFSET));
|
|
asm volatile("csrf %0" : : "i"(SYSREG_EM_OFFSET));
|
|
|
|
|