|
@@ -218,32 +218,8 @@ int board_early_init_f(void)
|
|
|
}
|
|
|
|
|
|
#ifdef CONFIG_FSL_QSPI
|
|
|
-
|
|
|
-#define QSPI_PAD_CTRL1 \
|
|
|
- (PAD_CTL_SRE_FAST | PAD_CTL_SPEED_HIGH | \
|
|
|
- PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_47K_UP | PAD_CTL_DSE_40ohm)
|
|
|
-
|
|
|
-static iomux_v3_cfg_t const quadspi_pads[] = {
|
|
|
- MX6_PAD_QSPI1A_SS0_B__QSPI1_A_SS0_B | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
|
|
|
- MX6_PAD_QSPI1A_SCLK__QSPI1_A_SCLK | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
|
|
|
- MX6_PAD_QSPI1A_DATA0__QSPI1_A_DATA_0 | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
|
|
|
- MX6_PAD_QSPI1A_DATA1__QSPI1_A_DATA_1 | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
|
|
|
- MX6_PAD_QSPI1A_DATA2__QSPI1_A_DATA_2 | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
|
|
|
- MX6_PAD_QSPI1A_DATA3__QSPI1_A_DATA_3 | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
|
|
|
- MX6_PAD_QSPI1B_SS0_B__QSPI1_B_SS0_B | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
|
|
|
- MX6_PAD_QSPI1B_SCLK__QSPI1_B_SCLK | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
|
|
|
- MX6_PAD_QSPI1B_DATA0__QSPI1_B_DATA_0 | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
|
|
|
- MX6_PAD_QSPI1B_DATA1__QSPI1_B_DATA_1 | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
|
|
|
- MX6_PAD_QSPI1B_DATA2__QSPI1_B_DATA_2 | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
|
|
|
- MX6_PAD_QSPI1B_DATA3__QSPI1_B_DATA_3 | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
|
|
|
-};
|
|
|
-
|
|
|
int board_qspi_init(void)
|
|
|
{
|
|
|
- /* Set the iomux */
|
|
|
- imx_iomux_v3_setup_multiple_pads(quadspi_pads,
|
|
|
- ARRAY_SIZE(quadspi_pads));
|
|
|
-
|
|
|
/* Set the clock */
|
|
|
enable_qspi_clk(0);
|
|
|
|